Product Summary

The EPM570F256I5 instant-on, non-volatile CPLD is based on a 0.18-μm, 6-layermetal-flash process, with densities from 240 to 2,210 logic elements (LEs) (128 to 2,210 equivalent macrocells) and non-volatile storage of 8 Kbits. EPM570F256I5N offers high I/O counts, fast performance, and reliable fitting versus other CPLD architectures. Featuring MultiVolt core, a user flash memory (UFM) block, and enhanced in-system programmability (ISP), EPM570F256I5N is designed to reduce cost and power while providing programmable solutions for applications such as bus bridging, I/O expansion, power-on reset (POR) and sequencing control, and device configuration control.

Parametrics

EPM570F256I5 absolute maximum ratings: (1)Internal supply voltage: -0.5 V min and 4.6 V max with respect to ground ; (2)I/O supply voltage: -0.5 V min and 4.6 V max; (3)DC input voltage: -0.5 V min and 4.6 V max; (4)DC output current, per pin: -25 mA min and 25 mA max; (5)Storage temperature No bias: -65 ℃ min and 150 ℃ max; (6)Ambient temperature Under bias: -65 ℃ min and 135 ℃ max; (7)Junction temperature: 135 ℃ at TQFP and BGA packages under bias.

Features

EPM570F256I5 features: (1)Low-cost, low-power CPLD; (2)Instant-on, non-volatile architecture; (3)Standby current as low as 29 μA; (4)Provides fast propagation delay and clock-to-output times; (5)Provides four global clocks with two clocks available per logic array block (LAB); (6)UFM block up to 8 Kbits for non-volatile storage; (7)MultiVolt core enabling external supply voltages to the device of either 3.3 V/2.5 V or 1.8 V; (8)MultiVolt I/O interface supporting 3.3-V, 2.5-V, 1.8-V, and 1.5-V logic levels; (9)Bus-friendly architecture including programmable slew rate, drive strength, bushold, and programmable pull-up resistors; (10)Schmitt triggers enabling noise tolerant inputs (programmable per pin); (11)I/Os are fully compliant with the Peripheral Component Interconnect Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 66 MHz; (12)Supports hot-socketing; (13)Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990; (14)ISP circuitry compliant with IEEE Std. 1532.

Diagrams

EPM570F256I5 circuit diagram

Image Part No Mfg Description Data Sheet Download Pricing
(USD)
Quantity
EPM570F256I5
EPM570F256I5


IC MAX II CPLD 570 LE 256-FBGA

Data Sheet

0-1: $20.00
EPM570F256I5N
EPM570F256I5N


IC MAX II CPLD 570 LE 256-FBGA

Data Sheet

0-1: $18.18